| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518 |
- /**
- ******************************************************************************
- * @file stm32l5xx_hal_gtzc.h
- * @author MCD Application Team
- * @brief Header file of GTZC HAL module.
- ******************************************************************************
- * @attention
- *
- * Copyright (c) 2019 STMicroelectronics.
- * All rights reserved.
- *
- * This software is licensed under terms that can be found in the LICENSE file
- * in the root directory of this software component.
- * If no LICENSE file comes with this software, it is provided AS-IS.
- *
- ******************************************************************************
- */
- /* Define to prevent recursive inclusion -------------------------------------*/
- #ifndef STM32L5xx_HAL_GTZC_H
- #define STM32L5xx_HAL_GTZC_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- /* Includes ------------------------------------------------------------------*/
- #include "stm32l5xx_hal_def.h"
- /** @addtogroup STM32L5xx_HAL_Driver
- * @{
- */
- /** @addtogroup GTZC
- * @{
- */
- /* Exported types ------------------------------------------------------------*/
- /** @defgroup GTZC_Exported_Types GTZC Exported Types
- * @{
- */
- /*!< Values needed for MPCBB_Attribute_ConfigTypeDef structure sizing. */
- #define GTZC_MCPBB_NB_VCTR_REG_MAX (24U)
- #define GTZC_MCPBB_NB_LCK_VCTR_REG_MAX (1U)
- typedef struct
- {
- uint32_t MPCBB_SecConfig_array[GTZC_MCPBB_NB_VCTR_REG_MAX]; /*!< Each element specifies secure access mode for a super-block.
- Each bit corresponds to a block inside the super block.
- 0 means non-secure, 1 means secure */
- uint32_t MPCBB_LockConfig_array[GTZC_MCPBB_NB_LCK_VCTR_REG_MAX]; /*!< Each bit specifies the lock configuration of a super-block (32 blocks).
- 0 means unlocked, 1 means locked */
- } MPCBB_Attribute_ConfigTypeDef;
- typedef struct
- {
- uint32_t SecureRWIllegalMode; /*!< Secure read/write illegal access field.
- It can be a value of @ref GTZC_MPCBB_SecureRWIllegalMode */
- uint32_t InvertSecureState; /*!< Default security state field (can be inverted or not).
- It can be a value of @ref GTZC_MPCBB_InvertSecureState */
- MPCBB_Attribute_ConfigTypeDef AttributeConfig; /*!< MPCBB attribute configuration sub-structure */
- } MPCBB_ConfigTypeDef;
- typedef struct
- {
- uint32_t AreaId; /*!< Area identifier field. It can be a value of @ref
- GTZC_MPCWM_AreaId */
- uint32_t Offset; /*!< Offset of the watermark area, starting from the selected
- memory base address. It must aligned on 128KB for FMC
- and OCTOSPI memories */
- uint32_t Length; /*!< Length of the watermark area, starting from the selected
- Offset. It must aligned on 128KB for FMC and OCTOSPI
- memories */
- uint32_t Attribute; /*!< Attributes of the watermark area. It can be a value
- of @ref GTZC_MPCWM_Attribute */
- } MPCWM_ConfigTypeDef;
- /**
- * @}
- */
- /* Private constants ---------------------------------------------------------*/
- /** @defgroup GTZC_Private_Constants GTZC Private Constants
- * @{
- */
- /** @defgroup GTZC_Private_PeriphId_composition GTZC Peripheral identifier composition
- * @{
- */
- /* composition definition for Peripheral identifier parameter (PeriphId) used in
- * HAL_GTZC_TZSC_ConfigPeriphAttributes() and HAL_GTZC_TZSC_GetConfigPeriphAttributes()
- * functions and also in all HAL_GTZC_TZIC relative functions.
- * Bitmap Definition
- * bits[31:28] Field "register". Define the register index a peripheral belongs to.
- * Each bit is dedicated to a single register.
- * bit[5] Field "all peripherals". If this bit is set then the PeriphId targets
- * all peripherals within all registers.
- * bits[4:0] Field "bit position". Define the bit position within the
- * register dedicated to the peripheral, value from 0 to 31.
- */
- #define GTZC_PERIPH_REG_SHIFT (28U)
- #define GTZC_PERIPH_REG (0xF0000000UL)
- #define GTZC_PERIPH_REG1 (0x00000000UL)
- #define GTZC_PERIPH_REG2 (0x10000000UL)
- #define GTZC_PERIPH_REG3 (0x20000000UL)
- #define GTZC_PERIPH_BIT_POSITION (0x0000001FUL)
- /**
- * @}
- */
- /** @defgroup GTZC_Private_Attributes_Msk GTZC Attributes Masks
- * @{
- */
- #define GTZC_ATTR_SEC_MASK 0x100U
- #define GTZC_ATTR_PRIV_MASK 0x200U
- /**
- * @}
- */
- /**
- * @}
- */
- /* Exported constants --------------------------------------------------------*/
- /** @defgroup GTZC_Exported_Constants GTZC Exported Constants
- * @{
- */
- /** @defgroup GTZC_MPCBB_SecureRWIllegalMode GTZC MPCBB SRWILADIS values
- * @{
- */
- #define GTZC_MPCBB_SRWILADIS_ENABLE (0U)
- #define GTZC_MPCBB_SRWILADIS_DISABLE (GTZC_MPCBB_CR_SRWILADIS_Msk)
- /**
- * @}
- */
- /** @defgroup GTZC_MPCBB_InvertSecureState GTZC MPCBB INVSECSTATE values
- * @{
- */
- #define GTZC_MPCBB_INVSECSTATE_NOT_INVERTED (0U)
- #define GTZC_MPCBB_INVSECSTATE_INVERTED (GTZC_MPCBB_CR_INVSECSTATE_Msk)
- /**
- * @}
- */
- /** @defgroup GTZC_MPCWM_AreaId GTZC MPCWM area identifier values
- * @{
- */
- #define GTZC_TZSC_MPCWM_ID1 (0U)
- #define GTZC_TZSC_MPCWM_ID2 (1U)
- /**
- * @}
- */
- /** @defgroup GTZC_TZSC_TZIC_PeriphId GTZC TZSC and TZIC Peripheral identifier values
- * @{
- */
- #define GTZC_PERIPH_TIM2 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM2_Pos)
- #define GTZC_PERIPH_TIM3 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM3_Pos)
- #define GTZC_PERIPH_TIM4 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM4_Pos)
- #define GTZC_PERIPH_TIM5 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM5_Pos)
- #define GTZC_PERIPH_TIM6 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM6_Pos)
- #define GTZC_PERIPH_TIM7 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM7_Pos)
- #define GTZC_PERIPH_WWDG (GTZC_PERIPH_REG1 | GTZC_CFGR1_WWDG_Pos)
- #define GTZC_PERIPH_IWDG (GTZC_PERIPH_REG1 | GTZC_CFGR1_IWDG_Pos)
- #define GTZC_PERIPH_SPI2 (GTZC_PERIPH_REG1 | GTZC_CFGR1_SPI2_Pos)
- #define GTZC_PERIPH_SPI3 (GTZC_PERIPH_REG1 | GTZC_CFGR1_SPI3_Pos)
- #define GTZC_PERIPH_USART2 (GTZC_PERIPH_REG1 | GTZC_CFGR1_USART2_Pos)
- #define GTZC_PERIPH_USART3 (GTZC_PERIPH_REG1 | GTZC_CFGR1_USART3_Pos)
- #define GTZC_PERIPH_UART4 (GTZC_PERIPH_REG1 | GTZC_CFGR1_UART4_Pos)
- #define GTZC_PERIPH_UART5 (GTZC_PERIPH_REG1 | GTZC_CFGR1_UART5_Pos)
- #define GTZC_PERIPH_I2C1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_I2C1_Pos)
- #define GTZC_PERIPH_I2C2 (GTZC_PERIPH_REG1 | GTZC_CFGR1_I2C2_Pos)
- #define GTZC_PERIPH_I2C3 (GTZC_PERIPH_REG1 | GTZC_CFGR1_I2C3_Pos)
- #define GTZC_PERIPH_CRS (GTZC_PERIPH_REG1 | GTZC_CFGR1_CRS_Pos)
- #define GTZC_PERIPH_DAC1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_DAC1_Pos)
- #define GTZC_PERIPH_OPAMP (GTZC_PERIPH_REG1 | GTZC_CFGR1_OPAMP_Pos)
- #define GTZC_PERIPH_LPTIM1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_LPTIM1_Pos)
- #define GTZC_PERIPH_LPUART1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_LPUART1_Pos)
- #define GTZC_PERIPH_I2C4 (GTZC_PERIPH_REG1 | GTZC_CFGR1_I2C4_Pos)
- #define GTZC_PERIPH_LPTIM2 (GTZC_PERIPH_REG1 | GTZC_CFGR1_LPTIM2_Pos)
- #define GTZC_PERIPH_LPTIM3 (GTZC_PERIPH_REG1 | GTZC_CFGR1_LPTIM3_Pos)
- #define GTZC_PERIPH_FDCAN1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_FDCAN1_Pos)
- #define GTZC_PERIPH_USBFS (GTZC_PERIPH_REG1 | GTZC_CFGR1_USBFS_Pos)
- #define GTZC_PERIPH_UCPD1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_UCPD1_Pos)
- #define GTZC_PERIPH_VREFBUF (GTZC_PERIPH_REG1 | GTZC_CFGR1_VREFBUF_Pos)
- #define GTZC_PERIPH_COMP (GTZC_PERIPH_REG1 | GTZC_CFGR1_COMP_Pos)
- #define GTZC_PERIPH_TIM1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_TIM1_Pos)
- #define GTZC_PERIPH_SPI1 (GTZC_PERIPH_REG1 | GTZC_CFGR1_SPI1_Pos)
- #define GTZC_PERIPH_TIM8 (GTZC_PERIPH_REG2 | GTZC_CFGR2_TIM8_Pos)
- #define GTZC_PERIPH_USART1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_USART1_Pos)
- #define GTZC_PERIPH_TIM15 (GTZC_PERIPH_REG2 | GTZC_CFGR2_TIM15_Pos)
- #define GTZC_PERIPH_TIM16 (GTZC_PERIPH_REG2 | GTZC_CFGR2_TIM16_Pos)
- #define GTZC_PERIPH_TIM17 (GTZC_PERIPH_REG2 | GTZC_CFGR2_TIM17_Pos)
- #define GTZC_PERIPH_SAI1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_SAI1_Pos)
- #define GTZC_PERIPH_SAI2 (GTZC_PERIPH_REG2 | GTZC_CFGR2_SAI2_Pos)
- #define GTZC_PERIPH_DFSDM1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_DFSDM1_Pos)
- #define GTZC_PERIPH_CRC (GTZC_PERIPH_REG2 | GTZC_CFGR2_CRC_Pos)
- #define GTZC_PERIPH_TSC (GTZC_PERIPH_REG2 | GTZC_CFGR2_TSC_Pos)
- #define GTZC_PERIPH_ICACHE_REG (GTZC_PERIPH_REG2 | GTZC_CFGR2_ICACHE_REG_Pos)
- #define GTZC_PERIPH_ADC (GTZC_PERIPH_REG2 | GTZC_CFGR2_ADC_Pos)
- #define GTZC_PERIPH_AES (GTZC_PERIPH_REG2 | GTZC_CFGR2_AES_Pos)
- #define GTZC_PERIPH_HASH (GTZC_PERIPH_REG2 | GTZC_CFGR2_HASH_Pos)
- #define GTZC_PERIPH_RNG (GTZC_PERIPH_REG2 | GTZC_CFGR2_RNG_Pos)
- #define GTZC_PERIPH_PKA (GTZC_PERIPH_REG2 | GTZC_CFGR2_PKA_Pos)
- #define GTZC_PERIPH_SDMMC1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_SDMMC1_Pos)
- #define GTZC_PERIPH_FMC_REG (GTZC_PERIPH_REG2 | GTZC_CFGR2_FMC_REG_Pos)
- #define GTZC_PERIPH_OCTOSPI1_REG (GTZC_PERIPH_REG2 | GTZC_CFGR2_OCTOSPI1_REG_Pos)
- #define GTZC_PERIPH_RTC (GTZC_PERIPH_REG2 | GTZC_CFGR2_RTC_Pos)
- #define GTZC_PERIPH_PWR (GTZC_PERIPH_REG2 | GTZC_CFGR2_PWR_Pos)
- #define GTZC_PERIPH_SYSCFG (GTZC_PERIPH_REG2 | GTZC_CFGR2_SYSCFG_Pos)
- #define GTZC_PERIPH_DMA1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_DMA1_Pos)
- #define GTZC_PERIPH_DMA2 (GTZC_PERIPH_REG2 | GTZC_CFGR2_DMA2_Pos)
- #define GTZC_PERIPH_DMAMUX1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_DMAMUX1_Pos)
- #define GTZC_PERIPH_RCC (GTZC_PERIPH_REG2 | GTZC_CFGR2_RCC_Pos)
- #define GTZC_PERIPH_FLASH (GTZC_PERIPH_REG2 | GTZC_CFGR2_FLASH_Pos)
- #define GTZC_PERIPH_FLASH_REG (GTZC_PERIPH_REG2 | GTZC_CFGR2_FLASH_REG_Pos)
- #define GTZC_PERIPH_EXTI (GTZC_PERIPH_REG2 | GTZC_CFGR2_EXTI_Pos)
- #define GTZC_PERIPH_OTFDEC1 (GTZC_PERIPH_REG2 | GTZC_CFGR2_OTFDEC1_Pos)
- #define GTZC_PERIPH_TZSC (GTZC_PERIPH_REG3 | GTZC_CFGR3_TZSC_Pos)
- #define GTZC_PERIPH_TZIC (GTZC_PERIPH_REG3 | GTZC_CFGR3_TZIC_Pos)
- #define GTZC_PERIPH_FMC_MEM (GTZC_PERIPH_REG3 | GTZC_CFGR3_FMC_MEM_Pos)
- #define GTZC_PERIPH_OCTOSPI1_MEM (GTZC_PERIPH_REG3 | GTZC_CFGR3_OCTOSPI1_MEM_Pos)
- #define GTZC_PERIPH_SRAM1 (GTZC_PERIPH_REG3 | GTZC_CFGR3_SRAM1_Pos)
- #define GTZC_PERIPH_MPCBB1_REG (GTZC_PERIPH_REG3 | GTZC_CFGR3_MPCBB1_REG_Pos)
- #define GTZC_PERIPH_SRAM2 (GTZC_PERIPH_REG3 | GTZC_CFGR3_SRAM2_Pos)
- #define GTZC_PERIPH_MPCBB2_REG (GTZC_PERIPH_REG3 | GTZC_CFGR3_MPCBB2_REG_Pos)
- #define GTZC_PERIPH_ALL (0x00000020U)
- /* Note that two maximum values are also defined here:
- * - max number of securable AHB/APB peripherals or masters
- * (used in TZSC sub-block)
- * - max number of securable and TrustZone-aware AHB/APB peripherals or masters
- * (used in TZIC sub-block)
- */
- #define GTZC_TZSC_PERIPH_NUMBER (HAL_GTZC_GET_ARRAY_INDEX(GTZC_PERIPH_OCTOSPI1_REG + 1U))
- #define GTZC_TZIC_PERIPH_NUMBER (HAL_GTZC_GET_ARRAY_INDEX(GTZC_PERIPH_MPCBB2_REG + 1U))
- /**
- * @}
- */
- /** @defgroup GTZC_TZSC_PeriphAttributes GTZC TZSC peripheral attribute values
- * @note secure and non-secure attributes are only available from secure state when the system
- * implement the security (TZEN=1)
- * @{
- */
- /* user-oriented definitions for attribute parameter (PeriphAttributes) used in
- * HAL_GTZC_TZSC_ConfigPeriphAttributes() and HAL_GTZC_TZSC_GetConfigPeriphAttributes()
- * functions
- */
- #define GTZC_TZSC_PERIPH_SEC (GTZC_ATTR_SEC_MASK | 0x00000001U) /*!< Secure attribute */
- #define GTZC_TZSC_PERIPH_NSEC (GTZC_ATTR_SEC_MASK | 0x00000000U) /*!< Non-secure attribute */
- #define GTZC_TZSC_PERIPH_PRIV (GTZC_ATTR_PRIV_MASK | 0x00000002U) /*!< Privilege attribute */
- #define GTZC_TZSC_PERIPH_NPRIV (GTZC_ATTR_PRIV_MASK | 0x00000000U) /*!< Non-privilege attribute */
- /**
- * @}
- */
- /** @defgroup GTZC_TZSC_Lock GTZC TZSC lock values
- * @{
- */
- /* user-oriented definitions for HAL_GTZC_TZSC_GetLock() returned value */
- #define GTZC_TZSC_LOCK_OFF (0U)
- #define GTZC_TZSC_LOCK_ON GTZC_TZSC_CR_LCK_Msk
- /**
- * @}
- */
- /** @defgroup GTZC_MPCWM_Group GTZC MPCWM values
- * @{
- */
- /* user-oriented definitions for TZSC_MPCWM */
- #define GTZC_TZSC_MPCWM_GRANULARITY 0x00020000U /* OCTOSPI & FMC granularity: 128 kbytes */
- /**
- * @}
- */
- /** @defgroup GTZC_MPCWM_Attribute GTZC MPCWM Attribute values
- * @{
- */
- /* user-oriented definitions for TZSC_MPCWM */
- #define GTZC_TZSC_MPCWM_REGION_NSEC (0U)
- #define GTZC_TZSC_MPCWM_REGION_SEC (1U)
- /**
- * @}
- */
- /** @defgroup GTZC_MPCBB_Group GTZC MPCBB values
- * @{
- */
- /* user-oriented definitions for MPCBB */
- #define GTZC_MPCBB_BLOCK_SIZE 0x100U /* 256 Bytes */
- #define GTZC_MPCBB_SUPERBLOCK_SIZE (GTZC_MPCBB_BLOCK_SIZE * 32U) /* 8 KBytes */
- #define GTZC_MCPBB_SUPERBLOCK_UNLOCKED (0U)
- #define GTZC_MCPBB_SUPERBLOCK_LOCKED (1U)
- #define GTZC_MCPBB_BLOCK_NSEC (GTZC_ATTR_SEC_MASK | 0U)
- #define GTZC_MCPBB_BLOCK_SEC (GTZC_ATTR_SEC_MASK | 1U)
- /* user-oriented definitions for HAL_GTZC_MPCBB_GetLock() returned value */
- #define GTZC_MCPBB_LOCK_OFF (0U)
- #define GTZC_MCPBB_LOCK_ON (1U)
- /**
- * @}
- */
- /** @defgroup GTZC_TZIC_Flag GTZC TZIC flag values
- * @{
- */
- /* user-oriented definitions for HAL_GTZC_TZIC_GetFlag() flag parameter */
- #define GTZC_TZIC_NO_ILA_EVENT (0U)
- #define GTZC_TZIC_ILA_EVENT_PENDING (1U)
- /**
- * @}
- */
- /**
- * @}
- */
- /* Private macros ------------------------------------------------------------*/
- /** @defgroup GTZC_Private_Macros GTZC Private Macros
- * @{
- */
- /* retrieve information to access register for a specific PeriphId */
- #define GTZC_GET_REG_INDEX(periph_id)\
- (((periph_id) & GTZC_PERIPH_REG) >> GTZC_PERIPH_REG_SHIFT)
- #define GTZC_GET_PERIPH_POS(periph_id) ((periph_id) & GTZC_PERIPH_BIT_POSITION)
- #define IS_GTZC_BASE_ADDRESS(mem, address)\
- ( ( (uint32_t)(address) == (uint32_t)GTZC_BASE_ADDRESS_NS(mem) ) || \
- ( (uint32_t)(address) == (uint32_t)GTZC_BASE_ADDRESS_S(mem) ) )
- #define GTZC_MEM_SIZE(mem)\
- ( mem ## _SIZE )
- #define GTZC_BASE_ADDRESS_S(mem)\
- ( mem ## _BASE_S )
- #define GTZC_BASE_ADDRESS_NS(mem)\
- ( mem ## _BASE_NS )
- /**
- * @}
- */
- /* Exported macros -----------------------------------------------------------*/
- /** @defgroup GTZC_Exported_Macros GTZC Exported Macros
- * @{
- */
- /* user-oriented macro to get array index of a specific PeriphId
- * in case of GTZC_PERIPH_ALL usage in the two following functions:
- * HAL_GTZC_TZSC_ConfigPeriphAttributes() and HAL_GTZC_TZSC_GetConfigPeriphAttributes()
- */
- #define HAL_GTZC_GET_ARRAY_INDEX(periph_id)\
- ( (GTZC_GET_REG_INDEX((periph_id)) * 32U) + GTZC_GET_PERIPH_POS((periph_id)) )
- /**
- * @}
- */
- /* Exported functions --------------------------------------------------------*/
- /** @addtogroup GTZC_Exported_Functions
- * @{
- */
- /** @addtogroup GTZC_Exported_Functions_Group1
- * @brief TZSC Initialization and Configuration functions
- * @{
- */
- HAL_StatusTypeDef HAL_GTZC_TZSC_ConfigPeriphAttributes(uint32_t PeriphId,
- uint32_t PeriphAttributes);
- HAL_StatusTypeDef HAL_GTZC_TZSC_GetConfigPeriphAttributes(uint32_t PeriphId,
- uint32_t *PeriphAttributes);
- /**
- * @}
- */
- #if defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
- /** @addtogroup GTZC_Exported_Functions_Group2
- * @brief MPCWM Initialization and Configuration functions
- * @{
- */
- HAL_StatusTypeDef HAL_GTZC_TZSC_MPCWM_ConfigMemAttributes(uint32_t MemBaseAddress,
- const MPCWM_ConfigTypeDef *pMPCWM_Desc);
- HAL_StatusTypeDef HAL_GTZC_TZSC_MPCWM_GetConfigMemAttributes(uint32_t MemBaseAddress,
- MPCWM_ConfigTypeDef *pMPCWM_Desc);
- /**
- * @}
- */
- #endif /* defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
- /** @addtogroup GTZC_Exported_Functions_Group3
- * @brief TZSC and TZSC-MPCWM Lock functions
- * @{
- */
- #if defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
- void HAL_GTZC_TZSC_Lock(GTZC_TZSC_TypeDef *TZSC_Instance);
- #endif /* defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
- uint32_t HAL_GTZC_TZSC_GetLock(const GTZC_TZSC_TypeDef *TZSC_Instance);
- /**
- * @}
- */
- #if defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
- /** @addtogroup GTZC_Exported_Functions_Group4
- * @brief MPCBB Initialization and Configuration functions
- * @{
- */
- HAL_StatusTypeDef HAL_GTZC_MPCBB_ConfigMem(uint32_t MemBaseAddress,
- const MPCBB_ConfigTypeDef *pMPCBB_desc);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_GetConfigMem(uint32_t MemBaseAddress,
- MPCBB_ConfigTypeDef *pMPCBB_desc);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_ConfigMemAttributes(uint32_t MemAddress,
- uint32_t NbBlocks,
- const uint32_t *pMemAttributes);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_GetConfigMemAttributes(uint32_t MemAddress,
- uint32_t NbBlocks,
- uint32_t *pMemAttributes);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_LockConfig(uint32_t MemAddress,
- uint32_t NbSuperBlocks,
- const uint32_t *pLockAttributes);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_GetLockConfig(uint32_t MemAddress,
- uint32_t NbSuperBlocks,
- uint32_t *pLockAttributes);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_Lock(uint32_t MemBaseAddress);
- HAL_StatusTypeDef HAL_GTZC_MPCBB_GetLock(uint32_t MemBaseAddress,
- uint32_t *pLockState);
- /**
- * @}
- */
- /** @addtogroup GTZC_Exported_Functions_Group5
- * @brief TZIC functions
- * @{
- */
- HAL_StatusTypeDef HAL_GTZC_TZIC_DisableIT(uint32_t PeriphId);
- HAL_StatusTypeDef HAL_GTZC_TZIC_EnableIT(uint32_t PeriphId);
- HAL_StatusTypeDef HAL_GTZC_TZIC_GetFlag(uint32_t PeriphId, uint32_t *pFlag);
- HAL_StatusTypeDef HAL_GTZC_TZIC_ClearFlag(uint32_t PeriphId);
- /**
- * @}
- */
- /** @addtogroup GTZC_Exported_Functions_Group6
- * @brief IRQ related Functions
- * @{
- */
- void HAL_GTZC_IRQHandler(void);
- void HAL_GTZC_TZIC_Callback(uint32_t PeriphId);
- /**
- * @}
- */
- #endif /* defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
- /**
- * @}
- */
- /**
- * @}
- */
- /**
- * @}
- */
- #ifdef __cplusplus
- }
- #endif
- #endif /* STM32L5xx_HAL_GTZC_H */
|