stm32l5xx_hal_sram.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /**
  2. ******************************************************************************
  3. * @file stm32l5xx_hal_sram.h
  4. * @author MCD Application Team
  5. * @brief Header file of SRAM HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2019 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef STM32L5xx_HAL_SRAM_H
  20. #define STM32L5xx_HAL_SRAM_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /* Includes ------------------------------------------------------------------*/
  25. #include "stm32l5xx_ll_fmc.h"
  26. /** @addtogroup STM32L5xx_HAL_Driver
  27. * @{
  28. */
  29. /** @addtogroup SRAM
  30. * @{
  31. */
  32. /* Exported typedef ----------------------------------------------------------*/
  33. /** @defgroup SRAM_Exported_Types SRAM Exported Types
  34. * @{
  35. */
  36. /**
  37. * @brief HAL SRAM State structures definition
  38. */
  39. typedef enum
  40. {
  41. HAL_SRAM_STATE_RESET = 0x00U, /*!< SRAM not yet initialized or disabled */
  42. HAL_SRAM_STATE_READY = 0x01U, /*!< SRAM initialized and ready for use */
  43. HAL_SRAM_STATE_BUSY = 0x02U, /*!< SRAM internal process is ongoing */
  44. HAL_SRAM_STATE_ERROR = 0x03U, /*!< SRAM error state */
  45. HAL_SRAM_STATE_PROTECTED = 0x04U /*!< SRAM peripheral NORSRAM device write protected */
  46. } HAL_SRAM_StateTypeDef;
  47. /**
  48. * @brief SRAM handle Structure definition
  49. */
  50. #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1)
  51. typedef struct __SRAM_HandleTypeDef
  52. #else
  53. typedef struct
  54. #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */
  55. {
  56. FMC_NORSRAM_TypeDef *Instance; /*!< Register base address */
  57. FMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */
  58. FMC_NORSRAM_InitTypeDef Init; /*!< SRAM device control configuration parameters */
  59. HAL_LockTypeDef Lock; /*!< SRAM locking object */
  60. __IO HAL_SRAM_StateTypeDef State; /*!< SRAM device access state */
  61. DMA_HandleTypeDef *hdma; /*!< Pointer DMA handler */
  62. #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1)
  63. void (* MspInitCallback)(struct __SRAM_HandleTypeDef *hsram); /*!< SRAM Msp Init callback */
  64. void (* MspDeInitCallback)(struct __SRAM_HandleTypeDef *hsram); /*!< SRAM Msp DeInit callback */
  65. void (* DmaXferCpltCallback)(DMA_HandleTypeDef *hdma); /*!< SRAM DMA Xfer Complete callback */
  66. void (* DmaXferErrorCallback)(DMA_HandleTypeDef *hdma); /*!< SRAM DMA Xfer Error callback */
  67. #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */
  68. } SRAM_HandleTypeDef;
  69. #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1)
  70. /**
  71. * @brief HAL SRAM Callback ID enumeration definition
  72. */
  73. typedef enum
  74. {
  75. HAL_SRAM_MSP_INIT_CB_ID = 0x00U, /*!< SRAM MspInit Callback ID */
  76. HAL_SRAM_MSP_DEINIT_CB_ID = 0x01U, /*!< SRAM MspDeInit Callback ID */
  77. HAL_SRAM_DMA_XFER_CPLT_CB_ID = 0x02U, /*!< SRAM DMA Xfer Complete Callback ID */
  78. HAL_SRAM_DMA_XFER_ERR_CB_ID = 0x03U /*!< SRAM DMA Xfer Complete Callback ID */
  79. } HAL_SRAM_CallbackIDTypeDef;
  80. /**
  81. * @brief HAL SRAM Callback pointer definition
  82. */
  83. typedef void (*pSRAM_CallbackTypeDef)(SRAM_HandleTypeDef *hsram);
  84. typedef void (*pSRAM_DmaCallbackTypeDef)(DMA_HandleTypeDef *hdma);
  85. #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */
  86. /**
  87. * @}
  88. */
  89. /* Exported constants --------------------------------------------------------*/
  90. /* Exported macro ------------------------------------------------------------*/
  91. /** @defgroup SRAM_Exported_Macros SRAM Exported Macros
  92. * @{
  93. */
  94. /** @brief Reset SRAM handle state
  95. * @param __HANDLE__ SRAM handle
  96. * @retval None
  97. */
  98. #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1)
  99. #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) do { \
  100. (__HANDLE__)->State = HAL_SRAM_STATE_RESET; \
  101. (__HANDLE__)->MspInitCallback = NULL; \
  102. (__HANDLE__)->MspDeInitCallback = NULL; \
  103. } while(0)
  104. #else
  105. #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SRAM_STATE_RESET)
  106. #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */
  107. /**
  108. * @}
  109. */
  110. /* Exported functions --------------------------------------------------------*/
  111. /** @addtogroup SRAM_Exported_Functions SRAM Exported Functions
  112. * @{
  113. */
  114. /** @addtogroup SRAM_Exported_Functions_Group1 Initialization and de-initialization functions
  115. * @{
  116. */
  117. /* Initialization/de-initialization functions ********************************/
  118. HAL_StatusTypeDef HAL_SRAM_Init(SRAM_HandleTypeDef *hsram, FMC_NORSRAM_TimingTypeDef *Timing,
  119. FMC_NORSRAM_TimingTypeDef *ExtTiming);
  120. HAL_StatusTypeDef HAL_SRAM_DeInit(SRAM_HandleTypeDef *hsram);
  121. void HAL_SRAM_MspInit(SRAM_HandleTypeDef *hsram);
  122. void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *hsram);
  123. /**
  124. * @}
  125. */
  126. /** @addtogroup SRAM_Exported_Functions_Group2 Input Output and memory control functions
  127. * @{
  128. */
  129. /* I/O operation functions ***************************************************/
  130. HAL_StatusTypeDef HAL_SRAM_Read_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pDstBuffer,
  131. uint32_t BufferSize);
  132. HAL_StatusTypeDef HAL_SRAM_Write_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pSrcBuffer,
  133. uint32_t BufferSize);
  134. HAL_StatusTypeDef HAL_SRAM_Read_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pDstBuffer,
  135. uint32_t BufferSize);
  136. HAL_StatusTypeDef HAL_SRAM_Write_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pSrcBuffer,
  137. uint32_t BufferSize);
  138. HAL_StatusTypeDef HAL_SRAM_Read_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer,
  139. uint32_t BufferSize);
  140. HAL_StatusTypeDef HAL_SRAM_Write_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer,
  141. uint32_t BufferSize);
  142. HAL_StatusTypeDef HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer,
  143. uint32_t BufferSize);
  144. HAL_StatusTypeDef HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer,
  145. uint32_t BufferSize);
  146. void HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *hdma);
  147. void HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *hdma);
  148. #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1)
  149. /* SRAM callback registering/unregistering */
  150. HAL_StatusTypeDef HAL_SRAM_RegisterCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId,
  151. pSRAM_CallbackTypeDef pCallback);
  152. HAL_StatusTypeDef HAL_SRAM_UnRegisterCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId);
  153. HAL_StatusTypeDef HAL_SRAM_RegisterDmaCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId,
  154. pSRAM_DmaCallbackTypeDef pCallback);
  155. #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */
  156. /**
  157. * @}
  158. */
  159. /** @addtogroup SRAM_Exported_Functions_Group3 Control functions
  160. * @{
  161. */
  162. /* SRAM Control functions ****************************************************/
  163. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *hsram);
  164. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *hsram);
  165. /**
  166. * @}
  167. */
  168. /** @addtogroup SRAM_Exported_Functions_Group4 Peripheral State functions
  169. * @{
  170. */
  171. /* SRAM State functions ******************************************************/
  172. HAL_SRAM_StateTypeDef HAL_SRAM_GetState(SRAM_HandleTypeDef *hsram);
  173. /**
  174. * @}
  175. */
  176. /**
  177. * @}
  178. */
  179. /**
  180. * @}
  181. */
  182. /**
  183. * @}
  184. */
  185. #ifdef __cplusplus
  186. }
  187. #endif
  188. #endif /* STM32L5xx_HAL_SRAM_H */